Need more?
Quantity | Price (ex VAT) |
---|---|
1+ | £0.740 |
10+ | £0.531 |
100+ | £0.422 |
Product Information
Product Overview
The CD74HC73M is a high speed CMOS dual negative-edge-triggered J-K Flip-flop with reset. It utilizes silicon gate CMOS technology to achieve operating speeds equivalent to LSTTL parts. It exhibits the low power consumption of standard CMOS integrated circuits, together with the ability to drive 10 LSTTL loads It has independent J, K, Reset and Clock inputs and Q and Q\ outputs. It changes state on the negative-going transition of the clock pulse. Reset is accomplished asynchronously by a low level input. This device is functionally identical to the HC107 but differs in terminal assignment and in some parametric limits.
- Hysteresis on clock inputs for improved noise immunity and increased input rise and fall times
- Asynchronous reset
- Complementary outputs
- Buffered inputs
- Balanced propagation delay and transition times
- Significant power reduction compared to LSTTL logic ICs
- High noise immunity
- Direct LSTTL input logic compatibility
- CMOS Input compatibility
- 10 LSTTL Load standard outputs
- 15 LSTTL Load bus driver outputs
- Green product and no Sb/Br
Applications
Communications & Networking, Industrial
Technical Specifications
74HC73
13ns
5.2mA
SOIC
Negative Edge
2V
74HC
-55°C
-
MSL 1 - Unlimited
D
60MHz
SOIC
14Pins
Complementary
6V
7473
125°C
-
No SVHC (27-Jun-2018)
Technical Docs (2)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Malaysia
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate